4 * AMD 755/756/766/8111 and nVidia nForce/2/2s/3/3s/CK804/MCP04
5 * IDE driver for Linux.
7 * Copyright (c) 2000-2002 Vojtech Pavlik
8 * Copyright (c) 2007 Bartlomiej Zolnierkiewicz
10 * Based on the work of:
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License version 2 as published by
17 * the Free Software Foundation.
20 #include <linux/module.h>
21 #include <linux/kernel.h>
22 #include <linux/ioport.h>
23 #include <linux/blkdev.h>
24 #include <linux/pci.h>
25 #include <linux/init.h>
26 #include <linux/ide.h>
29 #include "ide-timing.h"
31 #define AMD_IDE_CONFIG (0x01 + amd_config->base)
32 #define AMD_CABLE_DETECT (0x02 + amd_config->base)
33 #define AMD_DRIVE_TIMING (0x08 + amd_config->base)
34 #define AMD_8BIT_TIMING (0x0e + amd_config->base)
35 #define AMD_ADDRESS_SETUP (0x0c + amd_config->base)
36 #define AMD_UDMA_TIMING (0x10 + amd_config->base)
38 #define AMD_CHECK_SWDMA 0x08
39 #define AMD_BAD_SWDMA 0x10
40 #define AMD_BAD_FIFO 0x20
41 #define AMD_CHECK_SERENADE 0x40
44 * AMD SouthBridge chips.
47 static struct amd_ide_chip
{
53 { PCI_DEVICE_ID_AMD_COBRA_7401
, 0x40, ATA_UDMA2
, AMD_BAD_SWDMA
},
54 { PCI_DEVICE_ID_AMD_VIPER_7409
, 0x40, ATA_UDMA4
, AMD_CHECK_SWDMA
},
55 { PCI_DEVICE_ID_AMD_VIPER_7411
, 0x40, ATA_UDMA5
, AMD_BAD_FIFO
},
56 { PCI_DEVICE_ID_AMD_OPUS_7441
, 0x40, ATA_UDMA5
, },
57 { PCI_DEVICE_ID_AMD_8111_IDE
, 0x40, ATA_UDMA6
, AMD_CHECK_SERENADE
},
58 { PCI_DEVICE_ID_NVIDIA_NFORCE_IDE
, 0x50, ATA_UDMA5
, },
59 { PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE
, 0x50, ATA_UDMA6
, },
60 { PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE
, 0x50, ATA_UDMA6
, },
61 { PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA
, 0x50, ATA_UDMA6
, },
62 { PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE
, 0x50, ATA_UDMA6
, },
63 { PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE
, 0x50, ATA_UDMA6
, },
64 { PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA
, 0x50, ATA_UDMA6
, },
65 { PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2
, 0x50, ATA_UDMA6
, },
66 { PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE
, 0x50, ATA_UDMA6
, },
67 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE
, 0x50, ATA_UDMA6
, },
68 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE
, 0x50, ATA_UDMA6
, },
69 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE
, 0x50, ATA_UDMA6
, },
70 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE
, 0x50, ATA_UDMA6
, },
71 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE
, 0x50, ATA_UDMA6
, },
72 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE
, 0x50, ATA_UDMA6
, },
73 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE
, 0x50, ATA_UDMA6
, },
74 { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE
, 0x50, ATA_UDMA6
, },
75 { PCI_DEVICE_ID_AMD_CS5536_IDE
, 0x40, ATA_UDMA5
, },
79 static struct amd_ide_chip
*amd_config
;
80 static ide_pci_device_t
*amd_chipset
;
81 static unsigned int amd_80w
;
82 static unsigned int amd_clock
;
84 static char *amd_dma
[] = { "16", "25", "33", "44", "66", "100", "133" };
85 static unsigned char amd_cyc2udma
[] = { 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7 };
88 * amd_set_speed() writes timing values to the chipset registers
91 static void amd_set_speed(struct pci_dev
*dev
, unsigned char dn
, struct ide_timing
*timing
)
95 pci_read_config_byte(dev
, AMD_ADDRESS_SETUP
, &t
);
96 t
= (t
& ~(3 << ((3 - dn
) << 1))) | ((FIT(timing
->setup
, 1, 4) - 1) << ((3 - dn
) << 1));
97 pci_write_config_byte(dev
, AMD_ADDRESS_SETUP
, t
);
99 pci_write_config_byte(dev
, AMD_8BIT_TIMING
+ (1 - (dn
>> 1)),
100 ((FIT(timing
->act8b
, 1, 16) - 1) << 4) | (FIT(timing
->rec8b
, 1, 16) - 1));
102 pci_write_config_byte(dev
, AMD_DRIVE_TIMING
+ (3 - dn
),
103 ((FIT(timing
->active
, 1, 16) - 1) << 4) | (FIT(timing
->recover
, 1, 16) - 1));
105 switch (amd_config
->udma_mask
) {
106 case ATA_UDMA2
: t
= timing
->udma
? (0xc0 | (FIT(timing
->udma
, 2, 5) - 2)) : 0x03; break;
107 case ATA_UDMA4
: t
= timing
->udma
? (0xc0 | amd_cyc2udma
[FIT(timing
->udma
, 2, 10)]) : 0x03; break;
108 case ATA_UDMA5
: t
= timing
->udma
? (0xc0 | amd_cyc2udma
[FIT(timing
->udma
, 1, 10)]) : 0x03; break;
109 case ATA_UDMA6
: t
= timing
->udma
? (0xc0 | amd_cyc2udma
[FIT(timing
->udma
, 1, 15)]) : 0x03; break;
113 pci_write_config_byte(dev
, AMD_UDMA_TIMING
+ (3 - dn
), t
);
117 * amd_set_drive() computes timing values and configures the chipset
118 * to a desired transfer mode. It also can be called by upper layers.
121 static void amd_set_drive(ide_drive_t
*drive
, const u8 speed
)
123 ide_drive_t
*peer
= HWIF(drive
)->drives
+ (~drive
->dn
& 1);
124 struct ide_timing t
, p
;
127 T
= 1000000000 / amd_clock
;
128 UT
= (amd_config
->udma_mask
== ATA_UDMA2
) ? T
: (T
/ 2);
130 ide_timing_compute(drive
, speed
, &t
, T
, UT
);
133 ide_timing_compute(peer
, peer
->current_speed
, &p
, T
, UT
);
134 ide_timing_merge(&p
, &t
, &t
, IDE_TIMING_8BIT
);
137 if (speed
== XFER_UDMA_5
&& amd_clock
<= 33333) t
.udma
= 1;
138 if (speed
== XFER_UDMA_6
&& amd_clock
<= 33333) t
.udma
= 15;
140 amd_set_speed(HWIF(drive
)->pci_dev
, drive
->dn
, &t
);
144 * amd_set_pio_mode() is a callback from upper layers for PIO-only tuning.
147 static void amd_set_pio_mode(ide_drive_t
*drive
, const u8 pio
)
149 amd_set_drive(drive
, XFER_PIO_0
+ pio
);
153 * The initialization callback. Here we determine the IDE chip type
154 * and initialize its drive independent registers.
157 static unsigned int __devinit
init_chipset_amd74xx(struct pci_dev
*dev
, const char *name
)
164 * Check for bad SWDMA.
167 if (amd_config
->flags
& AMD_CHECK_SWDMA
) {
168 if (dev
->revision
<= 7)
169 amd_config
->flags
|= AMD_BAD_SWDMA
;
173 * Check 80-wire cable presence.
176 switch (amd_config
->udma_mask
) {
180 pci_read_config_byte(dev
, AMD_CABLE_DETECT
, &t
);
181 pci_read_config_dword(dev
, AMD_UDMA_TIMING
, &u
);
182 amd_80w
= ((t
& 0x3) ? 1 : 0) | ((t
& 0xc) ? 2 : 0);
183 for (i
= 24; i
>= 0; i
-= 8)
184 if (((u
>> i
) & 4) && !(amd_80w
& (1 << (1 - (i
>> 4))))) {
185 printk(KERN_WARNING
"%s: BIOS didn't set cable bits correctly. Enabling workaround.\n",
187 amd_80w
|= (1 << (1 - (i
>> 4)));
192 /* no host side cable detection */
198 * Take care of prefetch & postwrite.
201 pci_read_config_byte(dev
, AMD_IDE_CONFIG
, &t
);
202 pci_write_config_byte(dev
, AMD_IDE_CONFIG
,
203 (amd_config
->flags
& AMD_BAD_FIFO
) ? (t
& 0x0f) : (t
| 0xf0));
206 * Take care of incorrectly wired Serenade mainboards.
209 if ((amd_config
->flags
& AMD_CHECK_SERENADE
) &&
210 dev
->subsystem_vendor
== PCI_VENDOR_ID_AMD
&&
211 dev
->subsystem_device
== PCI_DEVICE_ID_AMD_SERENADE
)
212 amd_config
->udma_mask
= ATA_UDMA5
;
215 * Determine the system bus clock.
218 amd_clock
= system_bus_clock() * 1000;
221 case 33000: amd_clock
= 33333; break;
222 case 37000: amd_clock
= 37500; break;
223 case 41000: amd_clock
= 41666; break;
226 if (amd_clock
< 20000 || amd_clock
> 50000) {
227 printk(KERN_WARNING
"%s: User given PCI clock speed impossible (%d), using 33 MHz instead.\n",
228 amd_chipset
->name
, amd_clock
);
233 * Print the boot message.
236 pci_read_config_byte(dev
, PCI_REVISION_ID
, &t
);
237 printk(KERN_INFO
"%s: %s (rev %02x) UDMA%s controller\n",
238 amd_chipset
->name
, pci_name(dev
), dev
->revision
,
239 amd_dma
[fls(amd_config
->udma_mask
) - 1]);
244 static void __devinit
init_hwif_amd74xx(ide_hwif_t
*hwif
)
248 if (hwif
->irq
== 0) /* 0 is bogus but will do for now */
249 hwif
->irq
= pci_get_legacy_ide_irq(hwif
->pci_dev
, hwif
->channel
);
251 hwif
->set_pio_mode
= &amd_set_pio_mode
;
252 hwif
->set_dma_mode
= &amd_set_drive
;
254 for (i
= 0; i
< 2; i
++) {
255 hwif
->drives
[i
].io_32bit
= 1;
256 hwif
->drives
[i
].unmask
= 1;
257 hwif
->drives
[i
].autotune
= 1;
265 hwif
->ultra_mask
= amd_config
->udma_mask
;
266 hwif
->mwdma_mask
= 0x07;
267 if ((amd_config
->flags
& AMD_BAD_SWDMA
) == 0)
268 hwif
->swdma_mask
= 0x07;
270 if (hwif
->cbl
!= ATA_CBL_PATA40_SHORT
) {
271 if ((amd_80w
>> hwif
->channel
) & 1)
272 hwif
->cbl
= ATA_CBL_PATA80
;
274 hwif
->cbl
= ATA_CBL_PATA40
;
278 #define DECLARE_AMD_DEV(name_str) \
281 .init_chipset = init_chipset_amd74xx, \
282 .init_hwif = init_hwif_amd74xx, \
283 .autodma = AUTODMA, \
284 .enablebits = {{0x40,0x02,0x02}, {0x40,0x01,0x01}}, \
285 .bootable = ON_BOARD, \
286 .host_flags = IDE_HFLAG_PIO_NO_BLACKLIST \
287 | IDE_HFLAG_PIO_NO_DOWNGRADE \
288 | IDE_HFLAG_POST_SET_MODE, \
289 .pio_mask = ATA_PIO5, \
292 #define DECLARE_NV_DEV(name_str) \
295 .init_chipset = init_chipset_amd74xx, \
296 .init_hwif = init_hwif_amd74xx, \
297 .autodma = AUTODMA, \
298 .enablebits = {{0x50,0x02,0x02}, {0x50,0x01,0x01}}, \
299 .bootable = ON_BOARD, \
300 .host_flags = IDE_HFLAG_PIO_NO_BLACKLIST \
301 | IDE_HFLAG_PIO_NO_DOWNGRADE \
302 | IDE_HFLAG_POST_SET_MODE, \
303 .pio_mask = ATA_PIO5, \
306 static ide_pci_device_t amd74xx_chipsets
[] __devinitdata
= {
307 /* 0 */ DECLARE_AMD_DEV("AMD7401"),
308 /* 1 */ DECLARE_AMD_DEV("AMD7409"),
309 /* 2 */ DECLARE_AMD_DEV("AMD7411"),
310 /* 3 */ DECLARE_AMD_DEV("AMD7441"),
311 /* 4 */ DECLARE_AMD_DEV("AMD8111"),
313 /* 5 */ DECLARE_NV_DEV("NFORCE"),
314 /* 6 */ DECLARE_NV_DEV("NFORCE2"),
315 /* 7 */ DECLARE_NV_DEV("NFORCE2-U400R"),
316 /* 8 */ DECLARE_NV_DEV("NFORCE2-U400R-SATA"),
317 /* 9 */ DECLARE_NV_DEV("NFORCE3-150"),
318 /* 10 */ DECLARE_NV_DEV("NFORCE3-250"),
319 /* 11 */ DECLARE_NV_DEV("NFORCE3-250-SATA"),
320 /* 12 */ DECLARE_NV_DEV("NFORCE3-250-SATA2"),
321 /* 13 */ DECLARE_NV_DEV("NFORCE-CK804"),
322 /* 14 */ DECLARE_NV_DEV("NFORCE-MCP04"),
323 /* 15 */ DECLARE_NV_DEV("NFORCE-MCP51"),
324 /* 16 */ DECLARE_NV_DEV("NFORCE-MCP55"),
325 /* 17 */ DECLARE_NV_DEV("NFORCE-MCP61"),
326 /* 18 */ DECLARE_NV_DEV("NFORCE-MCP65"),
327 /* 19 */ DECLARE_NV_DEV("NFORCE-MCP67"),
328 /* 20 */ DECLARE_NV_DEV("NFORCE-MCP73"),
329 /* 21 */ DECLARE_NV_DEV("NFORCE-MCP77"),
330 /* 22 */ DECLARE_AMD_DEV("AMD5536"),
333 static int __devinit
amd74xx_probe(struct pci_dev
*dev
, const struct pci_device_id
*id
)
335 amd_chipset
= amd74xx_chipsets
+ id
->driver_data
;
336 amd_config
= amd_ide_chips
+ id
->driver_data
;
337 if (dev
->device
!= amd_config
->id
) {
338 printk(KERN_ERR
"%s: assertion 0x%02x == 0x%02x failed !\n",
339 pci_name(dev
), dev
->device
, amd_config
->id
);
342 return ide_setup_pci_device(dev
, amd_chipset
);
345 static const struct pci_device_id amd74xx_pci_tbl
[] = {
346 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_COBRA_7401
), 0 },
347 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_VIPER_7409
), 1 },
348 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_VIPER_7411
), 2 },
349 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_OPUS_7441
), 3 },
350 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_8111_IDE
), 4 },
351 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE
), 5 },
352 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE
), 6 },
353 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE
), 7 },
354 #ifdef CONFIG_BLK_DEV_IDE_SATA
355 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA
), 8 },
357 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE
), 9 },
358 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE
), 10 },
359 #ifdef CONFIG_BLK_DEV_IDE_SATA
360 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA
), 11 },
361 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2
), 12 },
363 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE
), 13 },
364 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE
), 14 },
365 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE
), 15 },
366 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE
), 16 },
367 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE
), 17 },
368 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE
), 18 },
369 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE
), 19 },
370 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE
), 20 },
371 { PCI_VDEVICE(NVIDIA
, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE
), 21 },
372 { PCI_VDEVICE(AMD
, PCI_DEVICE_ID_AMD_CS5536_IDE
), 22 },
375 MODULE_DEVICE_TABLE(pci
, amd74xx_pci_tbl
);
377 static struct pci_driver driver
= {
379 .id_table
= amd74xx_pci_tbl
,
380 .probe
= amd74xx_probe
,
383 static int __init
amd74xx_ide_init(void)
385 return ide_pci_register_driver(&driver
);
388 module_init(amd74xx_ide_init
);
390 MODULE_AUTHOR("Vojtech Pavlik");
391 MODULE_DESCRIPTION("AMD PCI IDE driver");
392 MODULE_LICENSE("GPL");