2 * Samsung exynos4210 GIC implementation. Based on hw/arm_gic.c
4 * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd.
7 * Evgeny Voevodin <e.voevodin@samsung.com>
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
17 * See the GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, see <http://www.gnu.org/licenses/>.
23 #include "qemu/osdep.h"
24 #include "hw/sysbus.h"
25 #include "migration/vmstate.h"
26 #include "qapi/error.h"
27 #include "qemu/module.h"
29 #include "hw/qdev-properties.h"
30 #include "hw/arm/exynos4210.h"
33 EXT_GIC_ID_MDMA_LCD0
= 66,
70 EXT_GIC_ID_USB_DEVICE
,
77 EXT_GIC_ID_MIPI_CSI_4LANE
,
78 EXT_GIC_ID_MIPI_DSI_4LANE
,
79 EXT_GIC_ID_MIPI_CSI_2LANE
,
80 EXT_GIC_ID_MIPI_DSI_2LANE
,
81 EXT_GIC_ID_ONENAND_AUDI
,
98 EXT_GIC_ID_EXTINT0
= 48,
117 * External GIC sources which are not from External Interrupt Combiner or
118 * External Interrupts are starting from EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ,
119 * which is INTG16 in Internal Interrupt Combiner.
122 static const uint32_t
123 combiner_grp_to_gic_id
[64-EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ
][8] = {
124 /* int combiner groups 16-19 */
126 /* int combiner group 20 */
127 { 0, EXT_GIC_ID_MDMA_LCD0
},
128 /* int combiner group 21 */
129 { EXT_GIC_ID_PDMA0
, EXT_GIC_ID_PDMA1
},
130 /* int combiner group 22 */
131 { EXT_GIC_ID_TIMER0
, EXT_GIC_ID_TIMER1
, EXT_GIC_ID_TIMER2
,
132 EXT_GIC_ID_TIMER3
, EXT_GIC_ID_TIMER4
},
133 /* int combiner group 23 */
134 { EXT_GIC_ID_RTC_ALARM
, EXT_GIC_ID_RTC_TIC
},
135 /* int combiner group 24 */
136 { EXT_GIC_ID_GPIO_XB
, EXT_GIC_ID_GPIO_XA
},
137 /* int combiner group 25 */
138 { EXT_GIC_ID_IEM_APC
, EXT_GIC_ID_IEM_IEC
},
139 /* int combiner group 26 */
140 { EXT_GIC_ID_UART0
, EXT_GIC_ID_UART1
, EXT_GIC_ID_UART2
, EXT_GIC_ID_UART3
,
142 /* int combiner group 27 */
143 { EXT_GIC_ID_I2C0
, EXT_GIC_ID_I2C1
, EXT_GIC_ID_I2C2
, EXT_GIC_ID_I2C3
,
144 EXT_GIC_ID_I2C4
, EXT_GIC_ID_I2C5
, EXT_GIC_ID_I2C6
,
146 /* int combiner group 28 */
147 { EXT_GIC_ID_SPI0
, EXT_GIC_ID_SPI1
, EXT_GIC_ID_SPI2
, EXT_GIC_ID_USB_HOST
},
148 /* int combiner group 29 */
149 { EXT_GIC_ID_HSMMC0
, EXT_GIC_ID_HSMMC1
, EXT_GIC_ID_HSMMC2
,
150 EXT_GIC_ID_HSMMC3
, EXT_GIC_ID_SDMMC
},
151 /* int combiner group 30 */
152 { EXT_GIC_ID_MIPI_CSI_4LANE
, EXT_GIC_ID_MIPI_CSI_2LANE
},
153 /* int combiner group 31 */
154 { EXT_GIC_ID_MIPI_DSI_4LANE
, EXT_GIC_ID_MIPI_DSI_2LANE
},
155 /* int combiner group 32 */
156 { EXT_GIC_ID_FIMC0
, EXT_GIC_ID_FIMC1
},
157 /* int combiner group 33 */
158 { EXT_GIC_ID_FIMC2
, EXT_GIC_ID_FIMC3
},
159 /* int combiner group 34 */
160 { EXT_GIC_ID_ONENAND_AUDI
, EXT_GIC_ID_NFC
},
161 /* int combiner group 35 */
162 { 0, 0, 0, EXT_GIC_ID_MCT_L1
, EXT_GIC_ID_MCT_G0
, EXT_GIC_ID_MCT_G1
},
163 /* int combiner group 36 */
164 { EXT_GIC_ID_MIXER
},
165 /* int combiner group 37 */
166 { EXT_GIC_ID_EXTINT4
, EXT_GIC_ID_EXTINT5
, EXT_GIC_ID_EXTINT6
,
167 EXT_GIC_ID_EXTINT7
},
169 { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { }, { },
170 /* int combiner group 51 */
171 { EXT_GIC_ID_MCT_L0
, 0, 0, 0, EXT_GIC_ID_MCT_G0
, EXT_GIC_ID_MCT_G1
},
174 /* int combiner group 53 */
175 { EXT_GIC_ID_WDT
, 0, 0, 0, EXT_GIC_ID_MCT_G0
, EXT_GIC_ID_MCT_G1
},
177 { }, { }, { }, { }, { }, { }, { }, { }, { }, { }
180 #define EXYNOS4210_GIC_NIRQ 160
182 #define EXYNOS4210_EXT_GIC_CPU_REGION_SIZE 0x10000
183 #define EXYNOS4210_EXT_GIC_DIST_REGION_SIZE 0x10000
185 #define EXYNOS4210_EXT_GIC_PER_CPU_OFFSET 0x8000
186 #define EXYNOS4210_EXT_GIC_CPU_GET_OFFSET(n) \
187 ((n) * EXYNOS4210_EXT_GIC_PER_CPU_OFFSET)
188 #define EXYNOS4210_EXT_GIC_DIST_GET_OFFSET(n) \
189 ((n) * EXYNOS4210_EXT_GIC_PER_CPU_OFFSET)
191 #define EXYNOS4210_GIC_CPU_REGION_SIZE 0x100
192 #define EXYNOS4210_GIC_DIST_REGION_SIZE 0x1000
194 static void exynos4210_irq_handler(void *opaque
, int irq
, int level
)
196 Exynos4210Irq
*s
= (Exynos4210Irq
*)opaque
;
199 qemu_set_irq(s
->board_irqs
[irq
], level
);
203 * Initialize exynos4210 IRQ subsystem stub.
205 qemu_irq
*exynos4210_init_irq(Exynos4210Irq
*s
)
207 return qemu_allocate_irqs(exynos4210_irq_handler
, s
,
208 EXYNOS4210_MAX_INT_COMBINER_IN_IRQ
);
212 * Initialize board IRQs.
213 * These IRQs contain splitted Int/External Combiner and External Gic IRQs.
215 void exynos4210_init_board_irqs(Exynos4210Irq
*s
)
217 uint32_t grp
, bit
, irq_id
, n
;
219 for (n
= 0; n
< EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ
; n
++) {
221 if (n
== EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 4) ||
222 n
== EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4)) {
223 /* MCT_G0 is passed to External GIC */
224 irq_id
= EXT_GIC_ID_MCT_G0
;
226 if (n
== EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 5) ||
227 n
== EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 5)) {
228 /* MCT_G1 is passed to External and GIC */
229 irq_id
= EXT_GIC_ID_MCT_G1
;
232 s
->board_irqs
[n
] = qemu_irq_split(s
->int_combiner_irq
[n
],
233 s
->ext_gic_irq
[irq_id
-32]);
235 s
->board_irqs
[n
] = qemu_irq_split(s
->int_combiner_irq
[n
],
236 s
->ext_combiner_irq
[n
]);
239 for (; n
< EXYNOS4210_MAX_INT_COMBINER_IN_IRQ
; n
++) {
240 /* these IDs are passed to Internal Combiner and External GIC */
241 grp
= EXYNOS4210_COMBINER_GET_GRP_NUM(n
);
242 bit
= EXYNOS4210_COMBINER_GET_BIT_NUM(n
);
243 irq_id
= combiner_grp_to_gic_id
[grp
-
244 EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ
][bit
];
247 s
->board_irqs
[n
] = qemu_irq_split(s
->int_combiner_irq
[n
],
248 s
->ext_gic_irq
[irq_id
-32]);
254 * Get IRQ number from exynos4210 IRQ subsystem stub.
255 * To identify IRQ source use internal combiner group and bit number
257 * bit - bit number inside group
259 uint32_t exynos4210_get_irq(uint32_t grp
, uint32_t bit
)
261 return EXYNOS4210_COMBINER_GET_IRQ_NUM(grp
, bit
);
264 /********* GIC part *********/
266 #define TYPE_EXYNOS4210_GIC "exynos4210.gic"
267 #define EXYNOS4210_GIC(obj) \
268 OBJECT_CHECK(Exynos4210GicState, (obj), TYPE_EXYNOS4210_GIC)
271 SysBusDevice parent_obj
;
273 MemoryRegion cpu_container
;
274 MemoryRegion dist_container
;
275 MemoryRegion cpu_alias
[EXYNOS4210_NCPUS
];
276 MemoryRegion dist_alias
[EXYNOS4210_NCPUS
];
279 } Exynos4210GicState
;
281 static void exynos4210_gic_set_irq(void *opaque
, int irq
, int level
)
283 Exynos4210GicState
*s
= (Exynos4210GicState
*)opaque
;
284 qemu_set_irq(qdev_get_gpio_in(s
->gic
, irq
), level
);
287 static void exynos4210_gic_realize(DeviceState
*dev
, Error
**errp
)
289 Object
*obj
= OBJECT(dev
);
290 Exynos4210GicState
*s
= EXYNOS4210_GIC(obj
);
291 SysBusDevice
*sbd
= SYS_BUS_DEVICE(obj
);
292 const char cpu_prefix
[] = "exynos4210-gic-alias_cpu";
293 const char dist_prefix
[] = "exynos4210-gic-alias_dist";
294 char cpu_alias_name
[sizeof(cpu_prefix
) + 3];
295 char dist_alias_name
[sizeof(cpu_prefix
) + 3];
296 SysBusDevice
*gicbusdev
;
297 uint32_t n
= s
->num_cpu
;
300 s
->gic
= qdev_new("arm_gic");
301 qdev_prop_set_uint32(s
->gic
, "num-cpu", s
->num_cpu
);
302 qdev_prop_set_uint32(s
->gic
, "num-irq", EXYNOS4210_GIC_NIRQ
);
303 gicbusdev
= SYS_BUS_DEVICE(s
->gic
);
304 sysbus_realize_and_unref(gicbusdev
, &error_fatal
);
306 /* Pass through outbound IRQ lines from the GIC */
307 sysbus_pass_irq(sbd
, gicbusdev
);
309 /* Pass through inbound GPIO lines to the GIC */
310 qdev_init_gpio_in(dev
, exynos4210_gic_set_irq
,
311 EXYNOS4210_GIC_NIRQ
- 32);
313 memory_region_init(&s
->cpu_container
, obj
, "exynos4210-cpu-container",
314 EXYNOS4210_EXT_GIC_CPU_REGION_SIZE
);
315 memory_region_init(&s
->dist_container
, obj
, "exynos4210-dist-container",
316 EXYNOS4210_EXT_GIC_DIST_REGION_SIZE
);
319 * This clues in gcc that our on-stack buffers do, in fact have
320 * enough room for the cpu numbers. gcc 9.2.1 on 32-bit x86
321 * doesn't figure this out, otherwise and gives spurious warnings.
323 assert(n
<= EXYNOS4210_NCPUS
);
324 for (i
= 0; i
< n
; i
++) {
325 /* Map CPU interface per SMP Core */
326 sprintf(cpu_alias_name
, "%s%x", cpu_prefix
, i
);
327 memory_region_init_alias(&s
->cpu_alias
[i
], obj
,
329 sysbus_mmio_get_region(gicbusdev
, 1),
331 EXYNOS4210_GIC_CPU_REGION_SIZE
);
332 memory_region_add_subregion(&s
->cpu_container
,
333 EXYNOS4210_EXT_GIC_CPU_GET_OFFSET(i
), &s
->cpu_alias
[i
]);
335 /* Map Distributor per SMP Core */
336 sprintf(dist_alias_name
, "%s%x", dist_prefix
, i
);
337 memory_region_init_alias(&s
->dist_alias
[i
], obj
,
339 sysbus_mmio_get_region(gicbusdev
, 0),
341 EXYNOS4210_GIC_DIST_REGION_SIZE
);
342 memory_region_add_subregion(&s
->dist_container
,
343 EXYNOS4210_EXT_GIC_DIST_GET_OFFSET(i
), &s
->dist_alias
[i
]);
346 sysbus_init_mmio(sbd
, &s
->cpu_container
);
347 sysbus_init_mmio(sbd
, &s
->dist_container
);
350 static Property exynos4210_gic_properties
[] = {
351 DEFINE_PROP_UINT32("num-cpu", Exynos4210GicState
, num_cpu
, 1),
352 DEFINE_PROP_END_OF_LIST(),
355 static void exynos4210_gic_class_init(ObjectClass
*klass
, void *data
)
357 DeviceClass
*dc
= DEVICE_CLASS(klass
);
359 device_class_set_props(dc
, exynos4210_gic_properties
);
360 dc
->realize
= exynos4210_gic_realize
;
363 static const TypeInfo exynos4210_gic_info
= {
364 .name
= TYPE_EXYNOS4210_GIC
,
365 .parent
= TYPE_SYS_BUS_DEVICE
,
366 .instance_size
= sizeof(Exynos4210GicState
),
367 .class_init
= exynos4210_gic_class_init
,
370 static void exynos4210_gic_register_types(void)
372 type_register_static(&exynos4210_gic_info
);
375 type_init(exynos4210_gic_register_types
)
377 /* IRQ OR Gate struct.
379 * This device models an OR gate. There are n_in input qdev gpio lines and one
380 * output sysbus IRQ line. The output IRQ level is formed as OR between all
384 #define TYPE_EXYNOS4210_IRQ_GATE "exynos4210.irq_gate"
385 #define EXYNOS4210_IRQ_GATE(obj) \
386 OBJECT_CHECK(Exynos4210IRQGateState, (obj), TYPE_EXYNOS4210_IRQ_GATE)
388 typedef struct Exynos4210IRQGateState
{
389 SysBusDevice parent_obj
;
391 uint32_t n_in
; /* inputs amount */
392 uint32_t *level
; /* input levels */
393 qemu_irq out
; /* output IRQ */
394 } Exynos4210IRQGateState
;
396 static Property exynos4210_irq_gate_properties
[] = {
397 DEFINE_PROP_UINT32("n_in", Exynos4210IRQGateState
, n_in
, 1),
398 DEFINE_PROP_END_OF_LIST(),
401 static const VMStateDescription vmstate_exynos4210_irq_gate
= {
402 .name
= "exynos4210.irq_gate",
404 .minimum_version_id
= 2,
405 .fields
= (VMStateField
[]) {
406 VMSTATE_VBUFFER_UINT32(level
, Exynos4210IRQGateState
, 1, NULL
, n_in
),
407 VMSTATE_END_OF_LIST()
411 /* Process a change in IRQ input. */
412 static void exynos4210_irq_gate_handler(void *opaque
, int irq
, int level
)
414 Exynos4210IRQGateState
*s
= (Exynos4210IRQGateState
*)opaque
;
417 assert(irq
< s
->n_in
);
419 s
->level
[irq
] = level
;
421 for (i
= 0; i
< s
->n_in
; i
++) {
422 if (s
->level
[i
] >= 1) {
423 qemu_irq_raise(s
->out
);
428 qemu_irq_lower(s
->out
);
431 static void exynos4210_irq_gate_reset(DeviceState
*d
)
433 Exynos4210IRQGateState
*s
= EXYNOS4210_IRQ_GATE(d
);
435 memset(s
->level
, 0, s
->n_in
* sizeof(*s
->level
));
439 * IRQ Gate initialization.
441 static void exynos4210_irq_gate_init(Object
*obj
)
443 Exynos4210IRQGateState
*s
= EXYNOS4210_IRQ_GATE(obj
);
444 SysBusDevice
*sbd
= SYS_BUS_DEVICE(obj
);
446 sysbus_init_irq(sbd
, &s
->out
);
449 static void exynos4210_irq_gate_realize(DeviceState
*dev
, Error
**errp
)
451 Exynos4210IRQGateState
*s
= EXYNOS4210_IRQ_GATE(dev
);
453 /* Allocate general purpose input signals and connect a handler to each of
455 qdev_init_gpio_in(dev
, exynos4210_irq_gate_handler
, s
->n_in
);
457 s
->level
= g_malloc0(s
->n_in
* sizeof(*s
->level
));
460 static void exynos4210_irq_gate_class_init(ObjectClass
*klass
, void *data
)
462 DeviceClass
*dc
= DEVICE_CLASS(klass
);
464 dc
->reset
= exynos4210_irq_gate_reset
;
465 dc
->vmsd
= &vmstate_exynos4210_irq_gate
;
466 device_class_set_props(dc
, exynos4210_irq_gate_properties
);
467 dc
->realize
= exynos4210_irq_gate_realize
;
470 static const TypeInfo exynos4210_irq_gate_info
= {
471 .name
= TYPE_EXYNOS4210_IRQ_GATE
,
472 .parent
= TYPE_SYS_BUS_DEVICE
,
473 .instance_size
= sizeof(Exynos4210IRQGateState
),
474 .instance_init
= exynos4210_irq_gate_init
,
475 .class_init
= exynos4210_irq_gate_class_init
,
478 static void exynos4210_irq_gate_register_types(void)
480 type_register_static(&exynos4210_irq_gate_info
);
483 type_init(exynos4210_irq_gate_register_types
)