2 * QEMU PowerPC PowerNV XSCOM bus
4 * Copyright (c) 2016, IBM Corporation.
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2.1 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "qemu/osdep.h"
22 #include "qemu/module.h"
23 #include "sysemu/hw_accel.h"
24 #include "target/ppc/cpu.h"
25 #include "hw/sysbus.h"
27 #include "hw/ppc/fdt.h"
28 #include "hw/ppc/pnv.h"
29 #include "hw/ppc/pnv_chip.h"
30 #include "hw/ppc/pnv_xscom.h"
35 #define PRD_P8_IPOLL_REG_MASK 0x01020013
36 #define PRD_P8_IPOLL_REG_STATUS 0x01020014
37 #define PRD_P9_IPOLL_REG_MASK 0x000F0033
38 #define PRD_P9_IPOLL_REG_STATUS 0x000F0034
40 static void xscom_complete(CPUState
*cs
, uint64_t hmer_bits
)
43 * TODO: When the read/write comes from the monitor, NULL is
44 * passed for the cpu, and no CPU completion is generated.
47 PowerPCCPU
*cpu
= POWERPC_CPU(cs
);
48 CPUPPCState
*env
= &cpu
->env
;
51 * TODO: Need a CPU helper to set HMER, also handle generation
54 cpu_synchronize_state(cs
);
55 env
->spr
[SPR_HMER
] |= hmer_bits
;
59 static uint32_t pnv_xscom_pcba(PnvChip
*chip
, uint64_t addr
)
61 return PNV_CHIP_GET_CLASS(chip
)->xscom_pcba(chip
, addr
);
64 static uint64_t xscom_read_default(PnvChip
*chip
, uint32_t pcba
)
68 return PNV_CHIP_GET_CLASS(chip
)->chip_cfam_id
;
69 case 0x18002: /* ECID2 */
72 case 0x1010c00: /* PIBAM FIR */
73 case 0x1010c03: /* PIBAM FIR MASK */
76 case PRD_P8_IPOLL_REG_MASK
:
77 case PRD_P8_IPOLL_REG_STATUS
:
78 case PRD_P9_IPOLL_REG_MASK
:
79 case PRD_P9_IPOLL_REG_STATUS
:
82 case 0x0090018: /* Receive status reg */
83 case 0x0090012: /* log register */
84 case 0x0090013: /* error register */
87 case 0x2020007: /* ADU stuff, log register */
88 case 0x2020009: /* ADU stuff, error register */
89 case 0x202000f: /* ADU stuff, receive status register*/
91 case 0x2013f01: /* PBA stuff */
92 case 0x2013f05: /* PBA stuff */
94 case 0x2013028: /* CAPP stuff */
95 case 0x201302a: /* CAPP stuff */
96 case 0x2013801: /* CAPP stuff */
97 case 0x2013802: /* CAPP stuff */
114 static bool xscom_write_default(PnvChip
*chip
, uint32_t pcba
, uint64_t val
)
116 /* We ignore writes to these */
118 case 0xf000f: /* chip id is RO */
119 case 0x1010c00: /* PIBAM FIR */
120 case 0x1010c01: /* PIBAM FIR */
121 case 0x1010c02: /* PIBAM FIR */
122 case 0x1010c03: /* PIBAM FIR MASK */
123 case 0x1010c04: /* PIBAM FIR MASK */
124 case 0x1010c05: /* PIBAM FIR MASK */
126 case 0x0090018: /* Receive status reg */
127 case 0x0090012: /* log register */
128 case 0x0090013: /* error register */
131 case 0x2020007: /* ADU stuff, log register */
132 case 0x2020009: /* ADU stuff, error register */
133 case 0x202000f: /* ADU stuff, receive status register*/
135 case 0x2013028: /* CAPP stuff */
136 case 0x201302a: /* CAPP stuff */
137 case 0x2013801: /* CAPP stuff */
138 case 0x2013802: /* CAPP stuff */
150 /* P8 PRD registers */
151 case PRD_P8_IPOLL_REG_MASK
:
152 case PRD_P8_IPOLL_REG_STATUS
:
153 case PRD_P9_IPOLL_REG_MASK
:
154 case PRD_P9_IPOLL_REG_STATUS
:
161 static uint64_t xscom_read(void *opaque
, hwaddr addr
, unsigned width
)
163 PnvChip
*chip
= opaque
;
164 uint32_t pcba
= pnv_xscom_pcba(chip
, addr
);
168 /* Handle some SCOMs here before dispatch */
169 val
= xscom_read_default(chip
, pcba
);
174 val
= address_space_ldq(&chip
->xscom_as
, (uint64_t) pcba
<< 3,
175 MEMTXATTRS_UNSPECIFIED
, &result
);
176 if (result
!= MEMTX_OK
) {
177 qemu_log_mask(LOG_GUEST_ERROR
, "XSCOM read failed at @0x%"
178 HWADDR_PRIx
" pcba=0x%08x\n", addr
, pcba
);
179 xscom_complete(current_cpu
, HMER_XSCOM_FAIL
| HMER_XSCOM_DONE
);
184 xscom_complete(current_cpu
, HMER_XSCOM_DONE
);
188 static void xscom_write(void *opaque
, hwaddr addr
, uint64_t val
,
191 PnvChip
*chip
= opaque
;
192 uint32_t pcba
= pnv_xscom_pcba(chip
, addr
);
195 /* Handle some SCOMs here before dispatch */
196 if (xscom_write_default(chip
, pcba
, val
)) {
200 address_space_stq(&chip
->xscom_as
, (uint64_t) pcba
<< 3, val
,
201 MEMTXATTRS_UNSPECIFIED
, &result
);
202 if (result
!= MEMTX_OK
) {
203 qemu_log_mask(LOG_GUEST_ERROR
, "XSCOM write failed at @0x%"
204 HWADDR_PRIx
" pcba=0x%08x data=0x%" PRIx64
"\n",
206 xscom_complete(current_cpu
, HMER_XSCOM_FAIL
| HMER_XSCOM_DONE
);
211 xscom_complete(current_cpu
, HMER_XSCOM_DONE
);
214 const MemoryRegionOps pnv_xscom_ops
= {
216 .write
= xscom_write
,
217 .valid
.min_access_size
= 8,
218 .valid
.max_access_size
= 8,
219 .impl
.min_access_size
= 8,
220 .impl
.max_access_size
= 8,
221 .endianness
= DEVICE_BIG_ENDIAN
,
224 void pnv_xscom_realize(PnvChip
*chip
, uint64_t size
, Error
**errp
)
226 SysBusDevice
*sbd
= SYS_BUS_DEVICE(chip
);
229 name
= g_strdup_printf("xscom-%x", chip
->chip_id
);
230 memory_region_init_io(&chip
->xscom_mmio
, OBJECT(chip
), &pnv_xscom_ops
,
232 sysbus_init_mmio(sbd
, &chip
->xscom_mmio
);
234 memory_region_init(&chip
->xscom
, OBJECT(chip
), name
, size
);
235 address_space_init(&chip
->xscom_as
, &chip
->xscom
, name
);
239 static const TypeInfo pnv_xscom_interface_info
= {
240 .name
= TYPE_PNV_XSCOM_INTERFACE
,
241 .parent
= TYPE_INTERFACE
,
242 .class_size
= sizeof(PnvXScomInterfaceClass
),
245 static void pnv_xscom_register_types(void)
247 type_register_static(&pnv_xscom_interface_info
);
250 type_init(pnv_xscom_register_types
)
252 typedef struct ForeachPopulateArgs
{
255 } ForeachPopulateArgs
;
257 static int xscom_dt_child(Object
*child
, void *opaque
)
259 if (object_dynamic_cast(child
, TYPE_PNV_XSCOM_INTERFACE
)) {
260 ForeachPopulateArgs
*args
= opaque
;
261 PnvXScomInterface
*xd
= PNV_XSCOM_INTERFACE(child
);
262 PnvXScomInterfaceClass
*xc
= PNV_XSCOM_INTERFACE_GET_CLASS(xd
);
265 * Only "realized" devices should be configured in the DT
267 if (xc
->dt_xscom
&& DEVICE(child
)->realized
) {
268 _FDT((xc
->dt_xscom(xd
, args
->fdt
, args
->xscom_offset
)));
274 int pnv_dt_xscom(PnvChip
*chip
, void *fdt
, int root_offset
,
275 uint64_t xscom_base
, uint64_t xscom_size
,
276 const char *compat
, int compat_size
)
278 uint64_t reg
[] = { xscom_base
, xscom_size
};
280 ForeachPopulateArgs args
;
283 name
= g_strdup_printf("xscom@%" PRIx64
, be64_to_cpu(reg
[0]));
284 xscom_offset
= fdt_add_subnode(fdt
, root_offset
, name
);
287 _FDT((fdt_setprop_cell(fdt
, xscom_offset
, "ibm,chip-id", chip
->chip_id
)));
289 * On P10, the xscom bus id has been deprecated and the chip id is
290 * calculated from the "Primary topology table index". See skiboot.
292 _FDT((fdt_setprop_cell(fdt
, xscom_offset
, "ibm,primary-topology-index",
294 _FDT((fdt_setprop_cell(fdt
, xscom_offset
, "#address-cells", 1)));
295 _FDT((fdt_setprop_cell(fdt
, xscom_offset
, "#size-cells", 1)));
296 _FDT((fdt_setprop(fdt
, xscom_offset
, "reg", reg
, sizeof(reg
))));
297 _FDT((fdt_setprop(fdt
, xscom_offset
, "compatible", compat
, compat_size
)));
298 _FDT((fdt_setprop(fdt
, xscom_offset
, "scom-controller", NULL
, 0)));
299 if (chip
->chip_id
== 0) {
300 _FDT((fdt_setprop(fdt
, xscom_offset
, "primary", NULL
, 0)));
304 args
.xscom_offset
= xscom_offset
;
307 * Loop on the whole object hierarchy to catch all
308 * PnvXScomInterface objects which can lie a bit deeper than the
311 object_child_foreach_recursive(OBJECT(chip
), xscom_dt_child
, &args
);
315 void pnv_xscom_add_subregion(PnvChip
*chip
, hwaddr offset
, MemoryRegion
*mr
)
317 memory_region_add_subregion(&chip
->xscom
, offset
<< 3, mr
);
320 void pnv_xscom_region_init(MemoryRegion
*mr
,
322 const MemoryRegionOps
*ops
,
327 memory_region_init_io(mr
, owner
, ops
, opaque
, name
, size
<< 3);