MAINTAINERS: Make section QOM cover hw/core/*bus.c as well
[qemu/armbru.git] / include / hw / ppc / pnv.h
blobd4b0b0e2ff7173ba5dd5e17d9c2a3b8bd75d21d4
1 /*
2 * QEMU PowerPC PowerNV various definitions
4 * Copyright (c) 2014-2016 BenH, IBM Corporation.
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #ifndef PPC_PNV_H
21 #define PPC_PNV_H
23 #include "hw/boards.h"
24 #include "hw/sysbus.h"
25 #include "hw/ipmi/ipmi.h"
26 #include "hw/ppc/pnv_lpc.h"
27 #include "hw/ppc/pnv_pnor.h"
28 #include "hw/ppc/pnv_psi.h"
29 #include "hw/ppc/pnv_occ.h"
30 #include "hw/ppc/pnv_homer.h"
31 #include "hw/ppc/pnv_xive.h"
32 #include "hw/ppc/pnv_core.h"
33 #include "hw/pci-host/pnv_phb3.h"
34 #include "hw/pci-host/pnv_phb4.h"
36 #define TYPE_PNV_CHIP "pnv-chip"
37 #define PNV_CHIP(obj) OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP)
38 #define PNV_CHIP_CLASS(klass) \
39 OBJECT_CLASS_CHECK(PnvChipClass, (klass), TYPE_PNV_CHIP)
40 #define PNV_CHIP_GET_CLASS(obj) \
41 OBJECT_GET_CLASS(PnvChipClass, (obj), TYPE_PNV_CHIP)
43 typedef struct PnvChip {
44 /*< private >*/
45 SysBusDevice parent_obj;
47 /*< public >*/
48 uint32_t chip_id;
49 uint64_t ram_start;
50 uint64_t ram_size;
52 uint32_t nr_cores;
53 uint32_t nr_threads;
54 uint64_t cores_mask;
55 PnvCore **cores;
57 uint32_t num_phbs;
59 MemoryRegion xscom_mmio;
60 MemoryRegion xscom;
61 AddressSpace xscom_as;
63 gchar *dt_isa_nodename;
64 } PnvChip;
66 #define TYPE_PNV8_CHIP "pnv8-chip"
67 #define PNV8_CHIP(obj) OBJECT_CHECK(Pnv8Chip, (obj), TYPE_PNV8_CHIP)
69 typedef struct Pnv8Chip {
70 /*< private >*/
71 PnvChip parent_obj;
73 /*< public >*/
74 MemoryRegion icp_mmio;
76 PnvLpcController lpc;
77 Pnv8Psi psi;
78 PnvOCC occ;
79 PnvHomer homer;
81 #define PNV8_CHIP_PHB3_MAX 4
82 PnvPHB3 phbs[PNV8_CHIP_PHB3_MAX];
84 XICSFabric *xics;
85 } Pnv8Chip;
87 #define TYPE_PNV9_CHIP "pnv9-chip"
88 #define PNV9_CHIP(obj) OBJECT_CHECK(Pnv9Chip, (obj), TYPE_PNV9_CHIP)
90 typedef struct Pnv9Chip {
91 /*< private >*/
92 PnvChip parent_obj;
94 /*< public >*/
95 PnvXive xive;
96 Pnv9Psi psi;
97 PnvLpcController lpc;
98 PnvOCC occ;
99 PnvHomer homer;
101 uint32_t nr_quads;
102 PnvQuad *quads;
104 #define PNV9_CHIP_MAX_PEC 3
105 PnvPhb4PecState pecs[PNV9_CHIP_MAX_PEC];
106 } Pnv9Chip;
109 * A SMT8 fused core is a pair of SMT4 cores.
111 #define PNV9_PIR2FUSEDCORE(pir) (((pir) >> 3) & 0xf)
112 #define PNV9_PIR2CHIP(pir) (((pir) >> 8) & 0x7f)
114 #define TYPE_PNV10_CHIP "pnv10-chip"
115 #define PNV10_CHIP(obj) OBJECT_CHECK(Pnv10Chip, (obj), TYPE_PNV10_CHIP)
117 typedef struct Pnv10Chip {
118 /*< private >*/
119 PnvChip parent_obj;
121 /*< public >*/
122 Pnv9Psi psi;
123 PnvLpcController lpc;
124 } Pnv10Chip;
126 typedef struct PnvChipClass {
127 /*< private >*/
128 SysBusDeviceClass parent_class;
130 /*< public >*/
131 uint64_t chip_cfam_id;
132 uint64_t cores_mask;
133 uint32_t num_phbs;
135 DeviceRealize parent_realize;
137 uint32_t (*core_pir)(PnvChip *chip, uint32_t core_id);
138 void (*intc_create)(PnvChip *chip, PowerPCCPU *cpu, Error **errp);
139 void (*intc_reset)(PnvChip *chip, PowerPCCPU *cpu);
140 void (*intc_destroy)(PnvChip *chip, PowerPCCPU *cpu);
141 void (*intc_print_info)(PnvChip *chip, PowerPCCPU *cpu, Monitor *mon);
142 ISABus *(*isa_create)(PnvChip *chip, Error **errp);
143 void (*dt_populate)(PnvChip *chip, void *fdt);
144 void (*pic_print_info)(PnvChip *chip, Monitor *mon);
145 uint64_t (*xscom_core_base)(PnvChip *chip, uint32_t core_id);
146 uint32_t (*xscom_pcba)(PnvChip *chip, uint64_t addr);
147 } PnvChipClass;
149 #define PNV_CHIP_TYPE_SUFFIX "-" TYPE_PNV_CHIP
150 #define PNV_CHIP_TYPE_NAME(cpu_model) cpu_model PNV_CHIP_TYPE_SUFFIX
152 #define TYPE_PNV_CHIP_POWER8E PNV_CHIP_TYPE_NAME("power8e_v2.1")
153 #define PNV_CHIP_POWER8E(obj) \
154 OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP_POWER8E)
156 #define TYPE_PNV_CHIP_POWER8 PNV_CHIP_TYPE_NAME("power8_v2.0")
157 #define PNV_CHIP_POWER8(obj) \
158 OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP_POWER8)
160 #define TYPE_PNV_CHIP_POWER8NVL PNV_CHIP_TYPE_NAME("power8nvl_v1.0")
161 #define PNV_CHIP_POWER8NVL(obj) \
162 OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP_POWER8NVL)
164 #define TYPE_PNV_CHIP_POWER9 PNV_CHIP_TYPE_NAME("power9_v2.0")
165 #define PNV_CHIP_POWER9(obj) \
166 OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP_POWER9)
168 #define TYPE_PNV_CHIP_POWER10 PNV_CHIP_TYPE_NAME("power10_v1.0")
169 #define PNV_CHIP_POWER10(obj) \
170 OBJECT_CHECK(PnvChip, (obj), TYPE_PNV_CHIP_POWER10)
173 * This generates a HW chip id depending on an index, as found on a
174 * two socket system with dual chip modules :
176 * 0x0, 0x1, 0x10, 0x11
178 * 4 chips should be the maximum
180 * TODO: use a machine property to define the chip ids
182 #define PNV_CHIP_HWID(i) ((((i) & 0x3e) << 3) | ((i) & 0x1))
185 * Converts back a HW chip id to an index. This is useful to calculate
186 * the MMIO addresses of some controllers which depend on the chip id.
188 #define PNV_CHIP_INDEX(chip) \
189 (((chip)->chip_id >> 2) * 2 + ((chip)->chip_id & 0x3))
191 PowerPCCPU *pnv_chip_find_cpu(PnvChip *chip, uint32_t pir);
193 #define TYPE_PNV_MACHINE MACHINE_TYPE_NAME("powernv")
194 #define PNV_MACHINE(obj) \
195 OBJECT_CHECK(PnvMachineState, (obj), TYPE_PNV_MACHINE)
196 #define PNV_MACHINE_GET_CLASS(obj) \
197 OBJECT_GET_CLASS(PnvMachineClass, obj, TYPE_PNV_MACHINE)
198 #define PNV_MACHINE_CLASS(klass) \
199 OBJECT_CLASS_CHECK(PnvMachineClass, klass, TYPE_PNV_MACHINE)
201 typedef struct PnvMachineState PnvMachineState;
203 typedef struct PnvMachineClass {
204 /*< private >*/
205 MachineClass parent_class;
207 /*< public >*/
208 const char *compat;
209 int compat_size;
211 void (*dt_power_mgt)(PnvMachineState *pnv, void *fdt);
212 } PnvMachineClass;
214 struct PnvMachineState {
215 /*< private >*/
216 MachineState parent_obj;
218 uint32_t initrd_base;
219 long initrd_size;
221 uint32_t num_chips;
222 PnvChip **chips;
224 ISABus *isa_bus;
225 uint32_t cpld_irqstate;
227 IPMIBmc *bmc;
228 Notifier powerdown_notifier;
230 PnvPnor *pnor;
232 hwaddr fw_load_addr;
235 #define PNV_FDT_ADDR 0x01000000
236 #define PNV_TIMEBASE_FREQ 512000000ULL
239 * BMC helpers
241 void pnv_dt_bmc_sensors(IPMIBmc *bmc, void *fdt);
242 void pnv_bmc_powerdown(IPMIBmc *bmc);
243 IPMIBmc *pnv_bmc_create(PnvPnor *pnor);
244 IPMIBmc *pnv_bmc_find(Error **errp);
245 void pnv_bmc_set_pnor(IPMIBmc *bmc, PnvPnor *pnor);
248 * POWER8 MMIO base addresses
250 #define PNV_XSCOM_SIZE 0x800000000ull
251 #define PNV_XSCOM_BASE(chip) \
252 (0x0003fc0000000000ull + ((uint64_t)(chip)->chip_id) * PNV_XSCOM_SIZE)
254 #define PNV_OCC_COMMON_AREA_SIZE 0x0000000000800000ull
255 #define PNV_OCC_COMMON_AREA_BASE 0x7fff800000ull
256 #define PNV_OCC_SENSOR_BASE(chip) (PNV_OCC_COMMON_AREA_BASE + \
257 PNV_OCC_SENSOR_DATA_BLOCK_BASE(PNV_CHIP_INDEX(chip)))
259 #define PNV_HOMER_SIZE 0x0000000000400000ull
260 #define PNV_HOMER_BASE(chip) \
261 (0x7ffd800000ull + ((uint64_t)PNV_CHIP_INDEX(chip)) * PNV_HOMER_SIZE)
265 * XSCOM 0x20109CA defines the ICP BAR:
267 * 0:29 : bits 14 to 43 of address to define 1 MB region.
268 * 30 : 1 to enable ICP to receive loads/stores against its BAR region
269 * 31:63 : Constant 0
271 * Usually defined as :
273 * 0xffffe00200000000 -> 0x0003ffff80000000
274 * 0xffffe00600000000 -> 0x0003ffff80100000
275 * 0xffffe02200000000 -> 0x0003ffff80800000
276 * 0xffffe02600000000 -> 0x0003ffff80900000
278 #define PNV_ICP_SIZE 0x0000000000100000ull
279 #define PNV_ICP_BASE(chip) \
280 (0x0003ffff80000000ull + (uint64_t) PNV_CHIP_INDEX(chip) * PNV_ICP_SIZE)
283 #define PNV_PSIHB_SIZE 0x0000000000100000ull
284 #define PNV_PSIHB_BASE(chip) \
285 (0x0003fffe80000000ull + (uint64_t)PNV_CHIP_INDEX(chip) * PNV_PSIHB_SIZE)
287 #define PNV_PSIHB_FSP_SIZE 0x0000000100000000ull
288 #define PNV_PSIHB_FSP_BASE(chip) \
289 (0x0003ffe000000000ull + (uint64_t)PNV_CHIP_INDEX(chip) * \
290 PNV_PSIHB_FSP_SIZE)
293 * POWER9 MMIO base addresses
295 #define PNV9_CHIP_BASE(chip, base) \
296 ((base) + ((uint64_t) (chip)->chip_id << 42))
298 #define PNV9_XIVE_VC_SIZE 0x0000008000000000ull
299 #define PNV9_XIVE_VC_BASE(chip) PNV9_CHIP_BASE(chip, 0x0006010000000000ull)
301 #define PNV9_XIVE_PC_SIZE 0x0000001000000000ull
302 #define PNV9_XIVE_PC_BASE(chip) PNV9_CHIP_BASE(chip, 0x0006018000000000ull)
304 #define PNV9_LPCM_SIZE 0x0000000100000000ull
305 #define PNV9_LPCM_BASE(chip) PNV9_CHIP_BASE(chip, 0x0006030000000000ull)
307 #define PNV9_PSIHB_SIZE 0x0000000000100000ull
308 #define PNV9_PSIHB_BASE(chip) PNV9_CHIP_BASE(chip, 0x0006030203000000ull)
310 #define PNV9_XIVE_IC_SIZE 0x0000000000080000ull
311 #define PNV9_XIVE_IC_BASE(chip) PNV9_CHIP_BASE(chip, 0x0006030203100000ull)
313 #define PNV9_XIVE_TM_SIZE 0x0000000000040000ull
314 #define PNV9_XIVE_TM_BASE(chip) PNV9_CHIP_BASE(chip, 0x0006030203180000ull)
316 #define PNV9_PSIHB_ESB_SIZE 0x0000000000010000ull
317 #define PNV9_PSIHB_ESB_BASE(chip) PNV9_CHIP_BASE(chip, 0x00060302031c0000ull)
319 #define PNV9_XSCOM_SIZE 0x0000000400000000ull
320 #define PNV9_XSCOM_BASE(chip) PNV9_CHIP_BASE(chip, 0x00603fc00000000ull)
322 #define PNV9_OCC_COMMON_AREA_SIZE 0x0000000000800000ull
323 #define PNV9_OCC_COMMON_AREA_BASE 0x203fff800000ull
324 #define PNV9_OCC_SENSOR_BASE(chip) (PNV9_OCC_COMMON_AREA_BASE + \
325 PNV_OCC_SENSOR_DATA_BLOCK_BASE(PNV_CHIP_INDEX(chip)))
327 #define PNV9_HOMER_SIZE 0x0000000000400000ull
328 #define PNV9_HOMER_BASE(chip) \
329 (0x203ffd800000ull + ((uint64_t)PNV_CHIP_INDEX(chip)) * PNV9_HOMER_SIZE)
332 * POWER10 MMIO base addresses - 16TB stride per chip
334 #define PNV10_CHIP_BASE(chip, base) \
335 ((base) + ((uint64_t) (chip)->chip_id << 44))
337 #define PNV10_XSCOM_SIZE 0x0000000400000000ull
338 #define PNV10_XSCOM_BASE(chip) PNV10_CHIP_BASE(chip, 0x00603fc00000000ull)
340 #define PNV10_LPCM_SIZE 0x0000000100000000ull
341 #define PNV10_LPCM_BASE(chip) PNV10_CHIP_BASE(chip, 0x0006030000000000ull)
343 #define PNV10_PSIHB_ESB_SIZE 0x0000000000100000ull
344 #define PNV10_PSIHB_ESB_BASE(chip) PNV10_CHIP_BASE(chip, 0x0006030202000000ull)
346 #define PNV10_PSIHB_SIZE 0x0000000000100000ull
347 #define PNV10_PSIHB_BASE(chip) PNV10_CHIP_BASE(chip, 0x0006030203000000ull)
349 #endif /* PPC_PNV_H */